Obserwuj
Austin Rovinski
Austin Rovinski
Zweryfikowany adres z nyu.edu - Strona główna
Tytuł
Cytowane przez
Cytowane przez
Rok
Neurosurgeon: Collaborative intelligence between the cloud and mobile edge
Y Kang, J Hauswald, C Gao, A Rovinski, T Mudge, J Mars, L Tang
ACM SIGARCH Computer Architecture News 45 (1), 615-629, 2017
12302017
Sirius: An open end-to-end voice and vision personal assistant and its implications for future warehouse scale computers
J Hauswald, MA Laurenzano, Y Zhang, C Li, A Rovinski, A Khurana, ...
Proceedings of the Twentieth International Conference on Architectural …, 2015
3312015
The Celerity open-source 511-core RISC-V tiered accelerator fabric: Fast architectures and design methodologies for fast chips
S Davidson, S Xie, C Torng, K Al-Hawai, A Rovinski, T Ajayi, L Vega, ...
IEEE Micro 38 (2), 30-41, 2018
1192018
Openroad: Toward a self-driving, open-source digital layout implementation tool chain
T Ajayi, D Blaauw, TB Chan, CK Cheng, VA Chhabria, DK Choo, ...
Proceedings of Government Microcircuit Applications and Critical Technology …, 2019
752019
Sparse-TPU: Adapting systolic arrays for sparse matrices
X He, S Pal, A Amarnath, S Feng, DH Park, A Rovinski, H Ye, Y Chen, ...
Proceedings of the 34th ACM international conference on supercomputing, 1-12, 2020
692020
Celerity: An open source RISC-V tiered accelerator fabric
T Ajayi, K Al-Hawaj, A Amarnath, S Dai, S Davidson, P Gao, G Liu, A Lotfi, ...
Symp. on High Performance Chips (Hot Chips), 2017
332017
Designing future warehouse-scale computers for sirius, an end-to-end voice and vision personal assistant
J Hauswald, MA Laurenzano, Y Zhang, H Yang, Y Kang, C Li, A Rovinski, ...
ACM Transactions on Computer Systems (TOCS) 34 (1), 1-32, 2016
312016
A 7.3 m output non-zeros/j, 11.7 m output non-zeros/gb reconfigurable sparse matrix–matrix multiplication accelerator
DH Park, S Pal, S Feng, P Gao, J Tan, A Rovinski, S Xie, C Zhao, ...
IEEE Journal of Solid-State Circuits 55 (4), 933-944, 2020
262020
A 1.4 GHz 695 Giga Risc-V inst/s 496-core manycore processor with mesh on-chip network and an all-digital synthesized PLL in 16nm CMOS
A Rovinski, C Zhao, K Al-Hawaj, P Gao, S Xie, C Torng, S Davidson, ...
2019 Symposium on VLSI Circuits, C30-C31, 2019
262019
Evaluating celerity: A 16-nm 695 Giga-RISC-V instructions/s manycore processor with synthesizable PLL
A Rovinski, C Zhao, K Al-Hawaj, P Gao, S Xie, C Torng, S Davidson, ...
IEEE Solid-State Circuits Letters 2 (12), 289-292, 2019
242019
A 7.3 m output non-zeros/j sparse matrix-matrix multiplication accelerator using memory reconfiguration in 40 nm
S Pal, D Park, S Feng, P Gao, J Tan, A Rovinski, S Xie, C Zhao, ...
2019 Symposium on VLSI Technology, C150-C151, 2019
202019
Experiences using the risc-v ecosystem to design an accelerator-centric soc in tsmc 16nm
T Ajayi, K Al-Hawaj, A Amarnath, S Dai, S Davidson, P Gao, G Liu, A Lotfi, ...
1st Workshop on Computer Architecture Research with RISC-V (CARRV 2017), 1-6, 2017
142017
Bridging academic open-source EDA to real-world usability
A Rovinski, T Ajayi, M Kim, G Wang, M Saligane
Proceedings of the 39th International Conference on Computer-Aided Design, 1-7, 2020
82020
A carbon nanotube transistor based RISC-V processor using pass transistor logic
A Amarnath, S Feng, S Pal, T Ajayi, A Rovinski, RG Dreslinski
2017 IEEE/ACM International Symposium on Low Power Electronics and Design …, 2017
72017
Sirius implications for future warehouse-scale computers
J Hauswald, MA Laurenzano, Y Zhang, C Li, A Rovinski, A Khurana, ...
IEEE Micro 36 (3), 42-53, 2016
52016
The Case for Using Guix to Enable Reproducible RISC-V Software & Hardware
C Batten, P Prins, E Flashner, A Isaac, J van Nieuwenhuizen, E Zarraga, ...
Sixth Workshop on Computer Architecture Research with RISC-V (CARRV 2022), 1-6, 2022
2022
Towards Free, Open, and Ubiquitous Hardware Design
A Rovinski
2022
Neurosurgeon
Y Kang, J Hauswald, C Gao, A Rovinski, T Mudge, J Mars, L Tang
Nie można teraz wykonać tej operacji. Spróbuj ponownie później.
Prace 1–18