Obserwuj
Chris Lavin
Chris Lavin
Zweryfikowany adres z byu.edu
Tytuł
Cytowane przez
Cytowane przez
Rok
RapidSmith: do-it-yourself CAD tools for Xilinx FPGAs
C Lavin, M Padilla, J Lamprecht, P Lundrigan, B Nelson, B Hutchings
Field Programmable Logic and Applications (FPL), 2011 International …, 2011
1752011
HMFlow: Accelerating FPGA compilation with hard macros for rapid prototyping
C Lavin, M Padilla, J Lamprecht, P Lundrigan, B Nelson, B Hutchings
Field-Programmable Custom Computing Machines (FCCM), 2011 IEEE 19th Annual …, 2011
1232011
RapidWright: Enabling custom crafted implementations for FPGAs
C Lavin, A Kaviani
2018 IEEE 26th Annual International Symposium on Field-Programmable Custom …, 2018
1202018
Rapid prototyping tools for FPGA designs: RapidSmith
C Lavin, M Padilla, P Lundrigan, B Nelson, B Hutchings
Field-Programmable Technology (FPT), 2010 International Conference on, 353-356, 2010
692010
RapidStream: Parallel Physical Implementation of FPGA HLS Designs
L Guo, P Maidee, Y Zhou, C Lavin, J Wang, Y Chi, W Qiao, A Kaviani, ...
382022
Using hard macros to reduce FPGA compilation time
C Lavin, M Padilla, S Ghosh, B Nelson, B Hutchings, M Wirthlin
Field Programmable Logic and Applications (FPL), 2010 International …, 2010
352010
Impact of hard macro size on FPGA clock rate and place/route time
C Lavin, B Nelson, B Hutchings
Field Programmable Logic and Applications (FPL), 2013 23rd International …, 2013
232013
Space-Time Coding for Aeronautical Telemetry: Part II—Decoder and System Performance
M Rice, T Nelson, J Palmer, C Lavin, K Temple
IEEE Transactions on Aerospace and Electronic Systems, 2017
222017
Space-Time Coding for Aeronautical Telemetry: Part I—Estimators
M Rice, J Palmer, C Lavin, T Nelson
IEEE Transactions on Aerospace and Electronic Systems, 2017
212017
RapidSmith–A Library for Low-level Manipulation of Partially Placed-and-Routed FPGA Designs
C Lavin, M Padilla, J Lamprecht, P Lundrigan, B Nelson, B Hutchings, ...
Technical Report, Dept. of Elec. and Comp. Eng., Brigham Young University, 2012
212012
RWRoute: An Open-source Timing-driven Router for Commercial FPGAs
Y Zhou, P Maidee, C Lavin, A Kaviani, D Stroobandt
ACM Transactions on Reconfigurable Technology and Systems (TRETS) 15 (1), 1-27, 2021
152021
An Open-source Lightweight Timing Model for RapidWright
P Maidee, C Neely, A Kaviani, C Lavin
142019
Improving clock-rate of hard-macro designs
C Lavin, B Nelson, B Hutchings
Field-Programmable Technology (FPT), 2013 International Conference on, 246-253, 2013
92013
Build Your Own Domain-specific Solutions with RapidWright: Invited Tutorial
C Lavin, A Kaviani
Proceedings of the 2019 ACM/SIGDA International Symposium on Field …, 2019
82019
Using hard macros to accelerate fpga compilation for xilinx fpgas
CM Lavin
Brigham Young University-Provo, 2012
82012
An FPGA-based space-time coded telemetry receiver
C Lavin, B Nelson, J Palmer, M Rice
Aerospace and Electronics Conference, 2008. NAECON 2008. IEEE National, 250-256, 2008
62008
Software-like compilation for data center FPGA accelerators
J Thomas, C Lavin, A Kaviani
Proceedings of the 11th International Symposium on Highly Efficient …, 2021
52021
A library for low-level manipulation of partially placed-and-routed FPGA designs
C Lavin, M Padilla, J Lamprecht, P Lundrigan, B Nelson, B Hutchings, ...
Technical report, Brigham Young University, 2010
42010
A library for low-level manipulation of partially placed-androuted fpga designs
C Lavin, M Padilla, J Lamprecht, P Lundrigan, B Nelson, B Hutchings, ...
technical report and documentation. Technical report, NSF Center for High …, 0
2
Rapidwright documentation
C Lavin, A Kaviani
2020
Nie można teraz wykonać tej operacji. Spróbuj ponownie później.
Prace 1–20